# ASIC Implementation of Pipelined OFDM-64QAM Wireless Indoor LAN Modem Geun-Hoe Kim\*, Sung-Woo Kwon\*, Jong-Soo Sco\*\*, Moon-Key Lee\* Regular Members #### ABSTRACT We present a ASIC(Application Specific Integrated Circuit) implementation of new high-speed pipelined wireless LAN modem for the ISM(Instrumentation, Scientific and Medical)-band indoor channel with low hardware complexity. 64QAM(Quadrature Amplitude Modulation) combined with OFDM(Orthogonal Frequency Division Multiplex) scheme is used for reliable higher data transmission rate of 6Mbps compared to a typical wireless LAN transmission rate of 2Mbps. A Pipelined and shared datapath architecture for IFFT/FFT and pilot-assisted channel equalizer are designed to improve the system performance at the reduced hardware complexity. The implemented ASIC chip uses 420,247 transistors and consumes power of 2.9W. The performance evaluation result shows 10-6 SER(Symbol Error Rate) at 29.3dB SNR(Signal to Noise Ratio), which satisfies the emission power regulation of IEEE 802.11. #### I. Introduction The advent of internet and multimedia communication requires mobility and easiness in transferring high-speed data at any place and time. Many drafts for wireless LAN standard are proposed to satisfy these requirements. IEEE 802.11 which specifies FHSS(Frequency Hopping Spread Spectrum), DSSS(Direct Sequence Spread Spectrum), and infrared methods does not satisfy these requirements<sup>11</sup>. The commercial products compliance with the IEEE 802.11 have two disadvantages - low data transfer rate and high hardware cost. Transfer rate greater than 5Mbps is required for transmitting moving picture reliably. However, the maximum data transfer rate of the IEEE 802.11 limited to 2Mbps does not meet the QoS(Quality of Service) for multimedia communication. It is well known that the FHSS and DSSS methods use very wide frequency bandwidth for high-speed communication, and require dedicated complex circuit to resolve wide-band channel distortions [2][3][4]. Another method is using infrared technology requiring short coverage of LOS(Line of Sight) for reliable communication. The short coverage of LOS limits the mobility of the wireless modem. In order to solve the problems of the conventional wireless LAN modems, we develop a new OFDM-64QAM modem with reliable high performance. We use 64QAM which has frequency efficiency three times greater than that of QPSK[5][6]. OFDM is also used to avoid the problems associated with the frequencyselective fading[7][8](wide bandwidth channel), and effect mitigate the of ISI(Inter-Symbol Interference). The OFDM combined with 64QAM offers high data transfer rate and robustness to channel distortions. In section II, we briefly introduce the OFDM-64QA M system model. In section III, we introduce newly developed OFDM-64QAM modem simulator using SPW(Signal Processing Worksystem) for performance evaluation, and get <sup>\*</sup> 역세대학교 전기·컴퓨터공학과 VLSI&CAD 연구실(lookie@spark.yonsei.ac.kr, skywalk@spark.yonsei.ac.kr, mklec@yonsei.ac.kr) <sup>\*\*</sup> 연세대학교 전기·컴퓨터공학과 위성봉선 연구실(jsseo@yonsei.ac.kr) 논문번호: 99381-0913, 접수임자: 1999년 9월 13일 <sup>※</sup> 본 연구는 정보통실부 지원으로 수행되었습니다. modem parameters using the developed simulator. In section IV, the hardware architecture of transmitter is proposed, and the pipelined IFFT/FFT architecture with one shared butterfly operator is investigated intensively. In section V, we examine the architecture of the receiver with special attention on the architecture of channel distortion compensating circuit. In section VI, we describe the steps to implement ASIC chip and report on the power consumption, complexity, and performance as well. Finally, we draw a conclusion in section VII. # II. System Model of OFDM-64QAM In OFDM-64QAM system, data is transmitted simultaneously through parallel sub-channels occupying a small fraction of the signal bandwidth. The frequency responses of the sub-channels are orthogonal to each other for higher frequency efficiency<sup>[9]</sup>. The transmitted signal is given as $$s(t) = \sum_{l=-\infty}^{\infty} x_{k,l} \, \phi_k(t-lT)$$ $$\phi_k(t) = \begin{cases} \frac{1}{\sqrt{T}} e^{i\Re \frac{W}{N}kl}, & \text{if } t \in [0, T] \\ 0, & \text{otherwise} \end{cases}$$ (1) where, $\phi_k(t)$ : sub-carrier $x_{k,l}$ : data symbol to be transmitted T: The period of OFDM signal N: The number of sub-carrier W: The frequency bandwidth of transmitted signal In Equation (1), frequency bandwidth of each sub-channels shrinks to $W'(\neg W/N)$ . OFDM-64QAM system has guard interval of $T_{\rm cp}$ . Guard interval is used to mitigate ISI due to the channel delay spread. OFDM-64QAM signal with duration of $T+T_{\rm cp}$ is transmitted through a indoor radio propagation channel with its impulse response defined as<sup>[10]</sup> $$g(t) = \sum_{l=0}^{\infty} \sum_{k=0}^{\infty} \beta_{kl} e^{i\theta_k} \delta(t - T_l - \tau_{kl})$$ (2) where, k: The number of ray l: The number of cluster $\beta_l$ : Transmission gain $T_l$ : Cluster propagation delay r: Ray propagation delay with cluster $\theta_{kl}$ : Phase shift 8: Dirac delta function The received signal via the channel can be written as $$r(t) = (g*s)(t)$$ $$= \int_0^{T+T_{rr}} g(t)s(t-\tau)d\tau + n(t)$$ (3) where, n(t): Additive white Gaussian noise (AWGN) Assuming that the sub-channels retain the orthogonality, matched filtering and sampling the received signal yields $$y_{k} = (r + \phi_{k})(t)_{t-T}$$ $$= \int_{-\infty}^{\infty} r(t)\phi(T-t) dt$$ $$= \int_{-T}^{T_{o}} \left( \int_{0}^{T_{o}} g(\tau) \sum_{k=0}^{N-1} x_{k} \phi_{k}(t-\tau) d\tau \right) \phi_{k}^{*}(t) dt + n_{k}$$ $$= \sum_{k=0}^{N-1} x_{k} h_{k} \int_{T_{o}}^{T} \phi_{k}(t) \phi_{k}^{*}(t) dt + n_{k}$$ $$= h_{k} x_{k} + n_{k}$$ $$(4)$$ where, $$h_{k} = \int_{0}^{T_{\sigma}} g(t)e^{-R\kappa h t \frac{W}{N}} dt$$ $$n_{k} = \int_{T_{\sigma}}^{T} n(T-t)\phi_{h}^{*}(t) dt$$ $$\int_{T_{\sigma}}^{T} \phi_{h}(t)\phi_{h}^{*}(t) dt = \int_{T_{\sigma}}^{T} \frac{e^{R\kappa h(t-T_{\sigma})WN}}{\sqrt{(T-T_{cp})}} \frac{e^{-R\kappa h(t-T_{\sigma})WN}}{\sqrt{(T-T_{cp})}} dt$$ $$= \delta[k-k']$$ Fig. 1 System Model of OFDM-64QAM OFDM-64QAM system model defined by Equations (1), (2), (3), and (4) is shown in Figure 1. The sub-carriers are generated and are removed using the IFFT and the FFT respectively. # III. OFDM-64QAM System Specification We develop the OFDM-64QAM simulator using the SPW to evaluate the system performance and to determine the system parameters. Parameters such as the number of sub-carriers, the number of pilot signals, the pattern of pilot signal, and the duration of guard interval are critical factors that dominate the system performance. As the number of OFDM-64QAM sub-carriers gets larger, the frequency bandwidth of each sub-channel becomes narrower, and the system is more immune against frequency selective fading. Figure 2 shows the SER against various numbers of sub-carriers. Fig. 2 Number of Sub-carriers vs. SER 512 sub-carriers are similar in wireless indoor radio channel modeled by Saleh channel, we use 128 sub-carriers to reduce hardware complexity. Pilot signal is used to estimate the wireless indoor radio channel distortions. Known data patterns are inserted on certain sub-channels at transmitter, and extracted at receiver to estimate the channel distortions. The number and pattern of pilot signals determine the performance of OFDM-64QAM system. As the number of pilot signals increases, the performance improves at the Since, SER performances with 128, 256, and cost of increasing hardware complexity and transmission redundancy, as shown in Figure 3. The figure shows that the system performance is affected by the pilot pattern, and we choose equally spaced 8 pilot signals of (7d, 7d) constellation shown in Figure 4. The chosen pilot signals are inserted at 8, 24, 40, 56, 72, 88, 104, and 120 sub-carriers. Guard interval is a cyclic prefix of OFDM-64QAM signal to mitigate ISI. If we set the guard interval longer than the maximum channel delay spread, the effect of ISI is minimized. Guard interval is also used for frame synchronization and carrier recovery because the guard interval is made of a cyclic prefix of OFDM signal. By correlating guard interval with the rest of OFDM signal, we get frame synchronization when maximum correlation is detected. Selected guard interval is 10 µs. The system parameters are obtained by simulation, and are summarized in Table 1. (a) No. of Pilot Signal = 4 (b) No. of Pilot Signal = 8 scm64awgn: Single Carrier 64QAM modulation in AWGN channel scm64saleh : Single Carrier 64QAM modulation in Saleh Channel PSAM(3,3): Pilot Assisted OFDM-64QAM modulation in Saleh channel with (3d, 3d) pilot pattern PSAM(5,5): Pilot Assisted OFDM-64QAM modulation in Saleh channel with (5d, 5d) pilot pattern PSAM(7,7): Pilot Assisted OFDM-64QAM modulation in Saleh channel with (7d, 7d) pilot pattern Fig. 3 Number and Pattern of Pilot Signal vs. SER Table 1. OFDM-64QAM System Parameters | Modulation Scheme | 64QAM | | |------------------------|---------------------------------------------------------------------------------------|--| | Transmission Method | OFDM | | | No. of Sub-carriers | 128 | | | Guard Interval | 10us cyclic prefix of<br>OFDM-64QAM signal | | | Pilot Signal | equally spaced 8 pilot<br>signals (7d, 7d) | | | Sub-carrier Generation | 128 point IFFT/FFT | | | Channel Equalization | 1-tap LMS equalizer | | | Synchronization Method | frame/carrier/clock<br>synchronization<br>using MLE(Maximum<br>Likelihood Estimation) | | | System Clock | 48MHz | | | Transmission Rate | 6Mbps | | | Signal Duration | 138µs | | # IV. Transmitter Architecture As shown in Figure 5, transmitter consists of serial-to-parallel buffer, 64QAM mapper and pilot signal insertion block, IFFT/FFT block, and guard interval insertion block. Fig. 5 The architecture of transmitter The serial-to-parallel buffer converts the 1-bit serial signal into 6-bit signal. The 64QAM mapper converts the parallel signal into 64QAM modulated 26-bit complex block floating point signal. IFFT/FFT transforms it into 26-bit OFDM signal. We design radix-2 DIF(Decimation in Frequency) IFFT/FFT for removal and generation of OFDM sub-carriers with minimal hardware complexity. The datapath circuit within IFFT/FFT block perform addition and multiplication of two 26-bit block floating point numbers to minimize error from rounding and overflow. In order to complete transformation, series of seven stage butterfly computations are required. The calculation results in rounding error leading severe inaccuracy as shown in Table 2. Table 2. Relationship between Bit Length and Error Rate | Bit<br>Length | Error Rate<br>(Error/Signal) | Circuit Size<br>(Multiplier) | Circuit Size<br>(Adder) | |---------------|------------------------------|------------------------------|-------------------------| | 10 | 48% | A | В | | 13 | 1.07% | 1.25A | 1.59B | | 16 | 0.202% | 1.52A | 2.35B | The table shows that the error rate can be reduced dramatically if bit length of 26 is used instead of 20. This reduction trades off the size of two datapath circuits composing the butterfly operator. Considering hardware complexity and Fig. 4 Configuration of Pilot Signal accuracy, we use 26-bit complex block floating point number system as shown in Figure 6. **Typical** IFFT/FFT circuit employs multiple butterfly operators, which increase hardware complexity<sup>11)</sup>. For our implementation, we use a single pipelined radix-2 butterfly operator to minimize the hardware complexity while maintaining high throughput. Designed 7-stage pipeline is shown in Figure 7. Fig 6 26-bit Block Floating Point Number Format | Stage 1 | Stage 2 | Stage 3 | Stage 4 | Stage 5 | Stage 6 | Stage 7 | |-----------------------|-----------------|-----------------------|-----------------|-----------------|------------------|------------------| | Address<br>Generation | Operand<br>Read | Operand<br>Read | Addition | Multiplication | Fleeuit<br>Write | Fleeuit<br>Write | | | | Address<br>Generation | Operand<br>Reed | Operand<br>Read | Addition | Muttiplication | Fig. 7 Pipeline Stage of Butterfly Operator Designed pipeline is optimized to perform 128 point Fourier transformation of the input signal within one OFDM signal duration(=138us), and several registers with multiplexers are used for the pipeline control. As shown at figure 7., the designed IFFT/FFT does butterfly operations at every second clock and requires only 896 clocks for 128 point IFFT/FFT. The IFFT/FFT block real-time transformation using performs memories. Buffering the input signal, storing the results of butterfly operations, and fetching the results of fourier transformation are carried out simultaneously using these memories. Two typical and one special addressing mode are supported. Normal and bit-reversal addressing mode are used in conventional FFT processors. A new addressing mode, called reverse order addressing mode, is used for doing guard interval insertion with minimal circuit size. The guard interval is a cyclic prefix copied from the last part of IFFT results. Inserting guard interval without reverse order addressing mode requires 128-word\* 26-bit memory to hold IFFT results until the last result is fetched. Using the reverse order addressing mode, the guard interval is inserted without using memory as shown in Figure 8. Fig. 8 Guard Interval Insertion Using Reverse Order Address Mode The architecture for the implemented IFFT/FFT block is shown in Figure 9. # V. Receiver Architecture Receiver consists of guard remover, IFFT/FFT block, pilot-assisted channel distortion compensating block, frequency domain equalizer, pilot extractor, 64QAM demapper, parallel-to-serial converter, and synchronization block. The distorted guard interval of received signal is removed at guard remover, and the result signal is transferred to IFFT/FFT block for removing 128 sub-carriers. Pilot-assisted channel distortion compensating block frequency domain equalizer compensate for multi-path distortions. Finally, transmitted signal is recovered after 64QAM demapping. On the receiver, frame synchronization and carrier recovery are also done by performing cyclic convolution between guard interval and the OFDM signal. The architecture of receiver is shown in Figure 10. # Pilot-assisted Channel Distortion Compensating Block Pilot-assisted channel distortion compensating block compensates for the channel distortion by Equation 5. Fig. 9 Architecture of IFFT/FFT Block $$PC(t) = RS(t) \times \frac{\{P(t) \times PS^*\}^*}{|P(t)|}$$ (5) where, PC: Compensated data signal RS: Received data signal P: Received Pilot signal PS: Transmitted pilot signal Fig. 10 Receiver Architecture This block performs compensating operation by estimating normalized phase offset, and then subtracting the offset from received signal. The block requires two complex multiplications, one square root calculation, and one division as shown Table 3. Table 3. Pilot Assisted Channel Compensation Operation | Operation | Sub-operation | Ор. А | Ор. В | Result | |-------------------------------------------|----------------------------------------------------------------------------|-----------------|-------------------|------------------| | Operation | Sub-operation | Ор. А | Ор. В | Storage | | ① calculate | P <sub>r</sub> • PS <sub>r</sub> • | P <sub>r</sub> | PS,* | मधी र्व | | | P <sub>i</sub> • PS <sub>i</sub> • | P <sub>i</sub> | PS,* | mul2 | | | P, • P\$, • - P, • P\$, • | mull | mul2 | mul <sub>r</sub> | | offset of pilot | Pr * PS,* | P <sub>r</sub> | PS <sub>i</sub> * | mull | | | P <sub>l</sub> • PS <sub>r</sub> • | Pi | PS,* | mul2 | | | $P_r \cdot PS_i^* + P_i \cdot PS_r^*$ | muli | mul2 | mul | | (2) calculate | mul <sub>r</sub> • mul <sub>r</sub> | mul | mul <sub>r</sub> | mul1 | | equare of<br>offset | mul <sub>i</sub> • mul <sub>i</sub> mul <sub>i</sub> | | mul <sub>i</sub> | mul2 | | | mul, • mul, +mul, • mul, | muli | mul2 | off_mag | | (3) calculate<br>square<br>root of offset | Sqrt(off_mag) | off_mag | | РМ | | d calculate normalized offset | РО,/РМ, | mul | off_mag | noff | | | PO <sub>I</sub> /PM <sub>I</sub> | mul | off_mag | noff | | | RS, • noff, | RS, | noff, | mull | | | RS <sub>t</sub> • noff, | RS, | noff <sub>i</sub> | mul2 | | 5 calculate<br>compensated<br>symbol | RS <sub>r</sub> • noff <sub>r</sub> - SYM <sub>i</sub> • noff <sub>i</sub> | mul] | mul2 | PC <sub>r</sub> | | | RS <sub>r</sub> • noff <sub>i</sub> | RS, | noff <sub>i</sub> | mull | | | RS <sub>i</sub> • noff <sub>r</sub> | RS <sub>i</sub> | noff <sub>r</sub> | mul2 | | | $RS_t * noff_i + RS_i * noff_t$ | muli | mul2 | PC <sub>f</sub> | According to Table 3, these sequential operations can be performed by sharing one adder, one multiplier, one square root calculator, and one divider reducing hardware complexity. Demultiplexer with symbol delay buffer for pilot signal extraction and three multiplexers with thirteen registers for datapath sharing control are used to design shared architecture as shown in Figure 11. The integer extension circuit is used for extending 26-bit complex block floating point number into 34-bit complex block floating point to prevent overflow during calculation of the square value of RS. This shared architecture reduces the number of used transistors from 140,993 to 60,829. Fig. 11 The Architecture of Pilot-assisted Channel Distortion Compensating Block #### 2. Frequency Domain Equalizer In OFDM-64QAM system, a simple equalizer is adequate for channel equalization because each sub-channel's bandwidth is 7.812KHz and ISI is removed by guard interval. 1-tap LMS(Least Mean Square) equalizer is good enough to equalize the received signal. Although frequency domain equalization requires 128 equalizers for each sub-carrier, we only use one shared 1-tap LMS equalizer and two 128-word\*26-bit memory. The 1-tap LMS equalization is described in Equation 6. $$ES_{n}(t) = RS_{n}(t) + \{ [d_{n+1}(t) - ES_{n-1}(t)] \times STF + WN_{n-1} \} \times RS_{n}^{*}(t)$$ (6) where, $ES_n$ : Equalized data signal $RS_n$ : received data signal $d_{n-1}$ : 64QAM demapped value of $ES_{n-1}$ STF: Step value WN, : Weight factor $\{[d_{n-1}(t) - ES_{n-1}(t)] \times STP + WN_{n-1}\} \times RS_n^*(t)$ ER, : Error factor $$(d_{n-1}(t) - ES_{n-1}(t)) \times STP$$ The equalization described above requires two complex multiplications and three additions as shown Table 4. However these sequential operations can be done by sharing one adder and one multiplier with minimal hardware complexity. The proposed equalizer operates with one adder and one multiplier at 16Mhz clock by employing shared architecture. registers and four multiplexers are used to control operation, and two 128-word\*26-bit memories with address generator are used to store error and weight factor of each sub-carriers. The architecture is shown in Figure 12. This shared architecture reduces the number of used transistors from 88,829 to 53,349. Table 4. 1-tap LMS Equalization Operation | Operation | Sub-operation | ОрА | Op. B | Result<br>Storage | |---------------------------------------------|------------------------------------|----------------|--------------------|-------------------| | calculate complex conjugate of X | none | х | | X* | | | ER, • X, • | ER, | X,* | mul l | | | ER <sub>i</sub> •X,* | ER, | X,* | mul2 | | 2 calculate | mull + mul2 | mul l | mul2 | mul, | | ER • X* | ER, • X <sub>i</sub> * | ER, | X <sub>i</sub> * | muli | | | ER <sub>i</sub> • X <sub>r</sub> * | ER, | X, * | mul2 | | | mul1 + mul2 | mul1 | mul2 | mul <sub>i</sub> | | 3) calculate | WN <sub>r</sub> + mul <sub>r</sub> | WN, | mul, | add, | | ER • X* + WN | Wn, + mul, | WN | mul, | add <sub>l</sub> | | 4 calculate | mul1 + mul2 | Χ <sub>τ</sub> | add, | ES, | | X + (ER • X* + WN) | mull + mul2 | Xi | add <sub>l</sub> | ES, | | 3 decode | none | mul, | mul <sub>i</sub> _ | d | | 6 calculate d -<br>[X+(ER • X* + WN)] | d <sub>r</sub> - mul <sub>r</sub> | <u>ተ</u> | mul, | add, | | | d <sub>l</sub> - mul <sub>i</sub> | d, | mul <sub>i</sub> | arid <sub>i</sub> | | 7) calculate ST • {d-<br>[X+(ER • X* + WN)] | ST • add, | ST | मतत्त् | mul <sub>r</sub> | | | ST • add. | ST | add, | mulլ | Fig. 12 The Architecture of Equalizer # VI. ASIC Implementation We implement the OFDM-64QAM modern using $0.6\mu m$ 1-poly, 3-metal process The hardware design is based on algorithm verification using the SPW simulator. The proposed architecture is coded in HDL and is synthesized by ASIC synthesizer. The timing, area, and power estimation of the synthesized design are also performed. The physical implementation is carried out by commercial placement and routing tools as shown in Figure 13. Fig. 13 Layout of Transmitter and Receiver Fig. 13 Layout of Transmitter and Receiver According to the result of post-layout simulation shown in Figure 14, the implemented modern requires $347.73\,\mu\text{s}$ and $352.07\,\mu\text{s}$ for modulation and demodulation process respectively. - t1: IFFT operand buffering time(=128 μs) - t2: IFFT operation time(=81.73 µs) - t3 : First IFFT result fetching time(=209.73 us) - t4: Modulation time(=347.73 µs) - t5 : FFT operand buffering time(=128μs) - t6 : Guard interval(=10 µs) - t7 : FFT operation time( $-81.73 \mu s$ ) - t8 : FFT result fetching time(= $128\mu$ s) - t9: Demodulation time(-352.07 \mu s) Fig. 14 Post-layout Simulation The operation of IFFT/FFT requires only 81.72 us. The power consumption is estimated using gate-level power estimation tool. Capacitance and resistance are back-annotated from layout. The estimated power consumption is to be 0.936W and 1.963W for transmitter and receiver respectively at 3.3 volt for random test vector. The number of transistors used for the implemented modem is shown in Table 5. The performance estimation shows 10<sup>-6</sup> SER(Symbol Error Rate) at 29.3dB SNR(Signal to Noise Ratio) as shown in Figure 15. Table 5. Transistor count of transmitter and receiver | Transm | itter | Receiver | | | |----------|---------|--------------------------------------------------|---------|--| | | | IFFT/FFT | | | | IFFT/FFT | 135,340 | Pilot-assisted Channel<br>Distortion Compensater | 60,829 | | | others | 30,674 | Frequency Domain<br>Equalizer | 53,349 | | | | | others | 4,715 | | | Total | 166,014 | Total | 254,233 | | \* SCM in AWGN: Single carrier 64QAM modulation in AWGN channel PSAM(7,7) in Saleh: Pilot signal assisted OFDM-64QAM in Saleh channel FEQ in Salch, Tseq=8frame: OFDM-64QAM with frequency domain equalizer in Salch channel using 8 frame training sequence PSAM & FEQ in Saleh, Tseq=3frame: Pilot signal assisted OFDM-64QAM with frequency domain equalizer in Saleh channel using 8 frame training sequence(proposed modem) Fig. 15 SER of OFDM-64QAM Modem #### VI. Conclusion We developed a new high-speed wireless indoor LAN modem chip set. Transmission scheme employs OFDM combined with 64QAM for reliable high speed data transmission of 6Mbps in 2.4GHz ISM-band. We have designed the modem in pipelined and shared architecture for consistent throughput at 48MHz system clock with low hardware complexity. The total number of used transistors is 420,247. The dimension of the transmitter ASIC implemented using 0.6 µm 1-poly, 3-metal process is 3.72×3.51mm without pads and 5.78 × 5.51 mm including pads, and the dimension of receiver ASIC is 4.28×4.49mm without pads and 5.97 × 6.17 mm including pads. The power consumption of 2.9W is suitable for portable application, and the estimated SER of 10<sup>-6</sup> at 29.3 dB SNR satisfies the emission power regulation of IEEE 802.11. The possible application of the designed modem includes wireless POS(Point of Sale) system, wireless multimedia terminal, DVB(Digital Video Broadcasting) and DAB(Digital Audio Broad- casting) systems. #### References - Draft Standard IEEE 802.11, "Wireless LAN Medium Access Control(MAC) and Physical Layer(PHY) Specifications", IEEE, 1996 - [2] Rodger E. Ziemer and Roger L. Peterson, "Digital Communications and Spread Spectrum Systems", Macmilan Publishing Company, 1985 - [3] Robert C. Dixon, "Spread Spectrum Systems with Commercial Applications", Willey-Interscience Publication, 1994 - [4] Savo Glisic and Branka Vucetic, "Spread Spectrum CDMA Systems for Wireless Communications", Artech House Inc., 1997 - [5] Jong-Soo Seo, "Power Efficient Multi-ary QAM Systems", Ph. D. Thesis, Univ. of Ottawa, Canada, 1988 - [6] William Webb and Lajos Hanzo, "Modern - Quadrature Amplitude Modulation", IEEE Press, 1995 - [7] Magnus Sandell, "Design and analysis of estimators for multicarrier modulation and ultrasonic imaging", Ph. D. Thesis, Lulea University of Technology, Sep. 1996 - [8] Sarah Kate Wilson, R. Ellen Khayata, and John M. Ciloff, "16QAM Modulation with Orthogonal Frequency Division Multiplexing in Rayleigh-Fading Environment", p1660 - p 1663, VTC, 1994 - [9] Jan-Jaap van de Beek, "Synchronization and Channel Estimation in OFDM Systems", Ph. D. Thesis, Lulea University of Technology, Sep. 1997 - [10] Saleh, A. A. M. and Valenzuela, R. A., "A Statistical Model for Indoor Multipath Propagation", IEEE Journal on Selected Areas in Communications, Vol. SAC-5, No. 2, Feb. 1987 #### Genn-Hoe Kim - 1993. 2. : BS degree, Dept. of Electronics Engineering, Yonsei University - 1995. 8: MS degree, Dept of Electronics Engineering, Yonsei University - 1995. 9 ~ : Candidate of Ph.D, Dept of Electronics Engineering, Yonsei University # Sung-Woo Kwon - 1995. 8.: BS degree, Dept. of Electronics Engineering, Yonsei University - 1997. 8: MS degree, Dept of Electronics Engineering, Yonsei University - 1997. 9~: Ph.D course, Dept of Electronics Engineering, Yonsei University ### Jong-Soo Seo - 1971 ~ 1975: B.S. degree, Dept of Electronics Engineering, Yonsei University - 1975 ~ 1981 : Researcher, LG Precision Central Research Center - 1982 ~ 1983: M.S. degree, Majoing Digital Communication, University of Ottawa, #### Canada - 1984 ~ 1988: Ph.D. degree, Majoring Digital Communication, University of Ottawa, Canada - 1987 ~ 1989 : Advisory Researcher, IDC, Canada 1990 ~ 1992 : Head Researcher, Samsung Information System Research Center - 1992~1993: Advisory Researcher, IDC, Canada 1993~1995: Advisory Researcher, CAL, Canada 1995.3 ~: Professor, Dept. of Electric-Computer Engineering, Yonsel University # Moon-Key Lee Dr Lee was born in Seoul, Korea in 1941. He received B.S., M.S., and Ph.D.Eng. degrees in Electrical Engineering from Yonsei University. in 1965. 1967 Seoul. Korea and respectively. In 1980, he received a second PH.D. from the University of Oklahoma, OK. In 1982, he joined the faculty of Yonsei University, Seoul, Korea, where he is currently a professor for the Electronic Engineering Department. He was a visiting professor at the Department of Electrical and Computer Engineering at the University of Illinois at Urbana Champaign from December 1996 to August 1997. He served as general chairman of the ICEIC and IWAET that were held at Janjin China and Moscow Russia, respectively, in 1995. He is the chairman of the joint Seoul chapter of Electron Devices Society and Solid State Circuits Society of the IEEE. Dr Lee is the recipient of the 1994 distinguished honor award of the IEEK and has received the 40th anniversary award for the publication of outstanding papers in the Journal of IEEK. He has also received the 107th Anniversary Academic Award from Yonsei University. The National Medal of Merit was bestowed upon him for his contribution to Science and Technology of Korea on April 21 1998. He has 5 publications of college textbook on Electronic Engineering. He has authored and co-authored over 207 papers on integrated circuit design and computer aided design and has engaged in the development of 32 bit RISC microcontroller, for the first time in Korea, which was designed and implemented in 0.8 um double metal CMOS. He served as the general chairman of the AP-ASIC99 that was held at Yonsel University in 1999. His current research interests include VLSI design and CAD for IC design.